

# Overview of ARM Architecture



## Popular ARM architectures

#### ARM7TDMI

- 3 pipeline stages (fetch/decode/execute) how instructions are executed
- High code density/low power consumption
- One of the most used ARM-version for low-end systems where high power not required
- All ARM cores after ARM7TDMI include TDMI even if they do not include TDMI in their labels

#### ARM9TDMI

- Compatible with ARM7
- 5 stages (fetch/decode/execute/memory/write)
- Separate instruction and data cache (Instruction and Data in same memory till ARM7)

#### ARM10

- 6 stages (fetch/issue/decode/execute/memory/write)

# ARM Family Comparison

|                    | ARM family attribute comparison. |             |                          |                         |                         |
|--------------------|----------------------------------|-------------|--------------------------|-------------------------|-------------------------|
|                    | year                             | 1995        | 1997                     | 1999                    | 2003                    |
| Clock<br>frequency |                                  | ARM7        | ARM9                     | ARM10                   | ARM11                   |
| 1                  | Pipeline depth                   | three-stage | five-stage               | six-stage               | eight-stage             |
|                    | Typical MHz                      | 80          | 150                      | 260                     | 335                     |
| Power>             | mW/MHz <sup>a</sup>              | 0.06 mW/MHz | 0.19 mW/MHz<br>(+ cache) | 0.5 mW/MHz<br>(+ cache) | 0.4 mW/MHz<br>(+ cache) |
| 7                  | MIPS <sup>b</sup> /MHz           | 0.97        | 1.1                      | 1.3                     | 1.2                     |
| Throughput         | Architecture                     | Von Neumann | Harvard                  | Harvard                 | Harvard                 |
|                    | Multiplier                       | 8 × 32      | 8 × 32                   | 16 × 32                 | 16 × 32                 |
|                    |                                  |             |                          |                         |                         |

$$Power \propto \frac{1}{Clock}$$

Throughput – how fast instructions can be executed MIPS – Million instructions per second

## ARM RISC

- RISC: simple but powerful instructions that execute within a single cycle at high clock speed.
- Four major design rules:
  - Instructions: reduced set/single cycle/fixed length(decoding easy)
  - Pipeline: decode in one stage/no need for microcode (complicated program)
  - Registers: a large set of general-purpose registers(GPRs) (data can be stored temporarily in between calculations)
  - Load/store architecture: Data processing (ALU)instructions apply to registers only (-they do not access memory); load/store to transfer data between registers and memory
- The distinction blurs because modern day CISC (Complex Instruction Set Computer) implements RISC concepts

## RISC - Load/Store

#### Load-Store architecture:

Instructions are classified into 2 categories –

Memory access (load and store between memory and registers) and

ALU operations (which only occur between registers)

#### For example –

In a load—store approach, both operands and destination for an ADD operation must be in registers.

In register—memory architecture (for example, a CISC instruction set architecture such as x86) in which one of the operands for the ADD operation may be in memory, while the other is in a register

# ARM specific features – which differ from RISC

Variable cycle execution for certain instructions –

(multiple-register load/store for higher code density)

Inline barrel shifter leading to more complex instructions -

(improves performance and code density)

Thumb 16-bit instruction set:

When 32-bit power is not needed, it can work with 16-bit thumb, resulting in 30% code density improvement

(32-bit instructions that can be freely intermixed with 16-bit instructions in a program.)

Conditional execution –

reduces branches and improves performance

(Add 2 numbers provided '0' flag is Set. This is common in other architectures' branch or jump instructions but ARM allows its use with most mnemonics.)

Mnemonics:

ADD for add and CMP for compare

Enhanced instructions –

additional functions like MULTIPLY and ADD especially

for DSP applications (-from voice to audio to sensor hubs to machine

learning (ML))

## ARM - Barrel Shifting

- •Barrel shifter is a hardware that allows multiple bit shifting in 1 cycle.
- •It performs SHIFT and ROTATE operations in ARM processors 5 types



- 1. Logic Shift Left (LSL),
- 2.LSR,
- 3. Arithmetic Shift Right (ASR),
- 4. ROR,
- 5. RRX

## Architectures



Some part of memory is reserved for I/O

## ARM7 Architecture



### ARM Architecture!



# Acknowledgements

- 1. <a href="https://www.watelectronics.com/arm-processor-architecture-working/">https://www.watelectronics.com/arm-processor-architecture-working/</a>
- 2. <a href="http://www.davespace.co.uk/arm/introduction-to-arm/barrel-shifter.html">http://www.davespace.co.uk/arm/introduction-to-arm/barrel-shifter.html</a>
- 3. <a href="https://developer.arm.com/documentation/dui0471/i/key-features-of-arm-architecture-versions/thumb-2-technology">https://developer.arm.com/documentation/dui0471/i/key-features-of-arm-architecture-versions/thumb-2-technology</a>
- 4. <a href="https://www.arm.com/why-arm/technologies/dsp">https://www.arm.com/why-arm/technologies/dsp</a>